| Reg No.: | Name: | |----------|-------| |----------|-------| #### APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY FOURTH SEMESTER B.TECH DEGREE EXAMINATION, DECEMBER 2018 **Course Code: EC204** **Course Name: ANALOG INTEGRATED CIRCUITS (AE, EC)** Max. Marks: 100 **Duration: 3 Hours** # PART A Answer any two full questions, each carries 15 marks. Marks a) Analyse the BJT differential amplifier pair under large signal operation and (8) 1 illustrate its transfer characteristics. b) How to implement the instrumentation amplifier using three Op.Amp. Deduce **(7)** the condition for ensuring high CMRR in the circuit? 2 a) Using the small signal analysis, deduce the expression for CMRR (9) differential input resistance of the BJT differential amplifier from fundamentals. b) What is the principle of operation of Wilson current mirror and its advantages? (6) Deduce the expression for its current gain. 3 a) Deduce the expression for the closed loop voltage gain, input resistance and (10)output resistance for an op. amp. with voltage series feed back. b) For an op-amp having a slew rate of 2V/usec. What is the maximum closed loop (5) voltage gain that can be used when the input signal varies by 0.5V in 10µsec? PART B Answer any two full questions, each carries 15 marks. 4 a) How to realize Wein-Bridge oscillator using op. amp.? Derive the condition of (8) oscillation and frequency of oscillation for the circuit. b) Design a circuit to generate 1KHz triangular wave with 5V peak. (7) a) Illustrate the working principle of the grounded load voltage to current converter (8) and deduce the condition for its ideal current converter. b) Design a fullwave rectifier to rectify an ac signal of 0.2V peak-to-peak. Explain (7) its principle of operation. a) Derive the design equations for a second order Butterworth active low pass filter. (10) P.T.O. (5) b) Design a Notch filter to eliminate power supply hum (50 Hz). # PART C Answer any two full questions, each carries 20 marks. | 7 | a) | Design a circuit to convert 1 KHz, 50% duty cyclesquare wave to 1 KHz, 30% | (7) | |---|----|------------------------------------------------------------------------------------|-----| | | | duty cycle rectangular wave. | | | | b) | How to configure fold back current limiting protection in 723 voltage regulator | (7) | | | | IC. Explain the circuit with internal block diagram of the IC. | | | | c) | What is the principle of operation of successive approximation ADC? | (6) | | 8 | a) | Illustrate the principle of operation of PLL with its capture range and lock range | (7) | | | b) | How phase detector is implemented in digital PLL? | (5) | | | c) | Design a circuit to multiply the incoming frequency by a factor of 5 using 565 | (8) | | | | PLL. | | | 9 | a) | Find out the Dynamic range, Full-scale value and Resolution of a 12 bit DAC | (5) | | | | having full-scale range 10V. | | | | b) | Explain the working principle of R-2R ladder type DAC with circuit. | (6) | | | c) | What is the principle of operation of Dual slope ADC. Deduce the relationship | (9) | \*\*\*\* between analogue input and digital output of the ADC. | Reg No.: | Name: | |------------|------------| | 5 1 1 0 11 | 1 (001110) | ## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY FOURTH SEMESTER B.TECH DEGREE EXAMINATION(R&S), MAY 2019 **Course Code: EC204** **Course Name: ANALOG INTEGRATED CIRCUITS (AE, EC)** Max. Marks: 100 Duration: 3 Hours | | | PART A Answer any two full questions, each carries 15 marks. | Marks | |---|----|--------------------------------------------------------------------------------------|-------| | 1 | ` | | | | 1 | a) | Derive the equation for closed loop voltage gain, input resistance with feedback, | (10) | | | | output resistance with feedback and total output offset voltage with feedback of a | | | | | voltage series feedback amplifier. | | | | b) | Define slew rate. What are its causes? Derive the equation for maximum input | (5) | | | | frequency at which an undistorted signal is obtained in terms of slew rate? | | | 2 | a) | Design an inverting adder circuit using opamp to get the output expression as | (7) | | | | $V_0$ =(0.2V1+2V2+20 V3) , where V1, V2 and V3 are the inputs. | | | | b) | Derive the equation for the output voltage for an averaging circuit using opamp. | (8) | | 3 | a) | Draw the equivalent circuit of an operational amplifier. Explain voltage transfer | (8) | | | | characteristics of an operational amplifier. | | | | b) | Define a)Power Supply Rejection Ratio b) Input Offset Current | (7) | | | | PART B | | | | | Answer any two full questions, each carries 15 marks. | | | 4 | a) | Explain the working of full wave precision rectifier. | (9) | | | b) | Derive the equation for output voltage of an integrator. Why is it called a lossy | (6) | | | | integrator? | | | 5 | a) | Explain how switching takes place at UTP and LTP in a Schmitt trigger. Plot the | (10) | | | | hysteresis curve. | | | | b) | What is a zero crossing detector? | (5) | | 6 | a) | Design a first order low pass filter at a cut-off frequency of 2kHz with a pass band | (8) | | | | gain of 3 | | b) Prove that the input voltage is converted into corresponding output current in a voltage to current converter with floating load. # PART C | Answer | any two | full | questions, | each | carries | 20 | marks. | |--------|---------|------|------------|------|---------|----|--------| | | | | | | | | | | 7 | a) | Explain the operation of Phase Locked Loop. What is lock range and capture | (10) | | | | | |---|----|-----------------------------------------------------------------------------------|------|--|--|--|--| | | | range? | | | | | | | | b) | With the help of internal diagram explain the monostable operation of timer IC | (10) | | | | | | | | 555. Draw the input and different output waveforms. Derive the equation for pulse | | | | | | | | | width. | | | | | | | 8 | a) | Explain the working of successive approximation ADC | (10) | | | | | | | b) | Discuss the operation of dual slope ADC | (10) | | | | | | 9 | a) | What is a sample and hold circuit | (5) | | | | | | | b) | Discuss how digital signal is converted into analog signal in a weighted resistor | (6) | | | | | | | | DAC. | | | | | | | | c) | Explain the internal diagram of I.C. 723 | (6) | | | | | | | d) | Explain how current boosting is achieved using I.C 723 | (3) | | | | | | | | | | | | | | \*\*\*\* | Reg No.: | Name: | |-------------|-------| | <del></del> | | ## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY FOURTH SEMESTER B.TECH DEGREE EXAMINATION(S), DECEMBER 2019 **Course Code: EC204** **Course Name: ANALOG INTEGRATED CIRCUITS** Max. Marks: 100 Duration: 3 Hours #### **PART A** | Answer anv two | full auestions | , each carries 15 marks. | Marks | |----------------|----------------|--------------------------|-------| | | | | | - 1 a) With the help of a circuit diagram explain the working of a differential amplifier if the following inputs are applied (i) $V_{b1}=0V$ , $V_{b2}=1V$ (ii) $V_{b1}=1V$ , $V_{b2}=1V$ (iii) $V_{b1}=-1V$ , $V_{b2}=1V$ - b) List out the ideal characteristics of an op.amp. (3) - c) Design the circuits to obtain the following output, $V_o$ . (i) $V_o$ = (5 $V_1$ ) (8) (ii) $V_o$ = $V_1$ + $2V_2$ (iii) $V_o$ = $-\frac{V_1+V_2+V_3}{3}$ (iv) $V_o$ = $-2V_1$ - $5V_2$ - 2 a) For a differential amplifier, find the value of $v_{id}$ to cause $i_{E2}$ = 0.98I where $v_{id}$ = (4) $v_{B1}$ $v_{B2}$ and I is the tail current. - b) Draw the block diagram and equivalent circuit of an operational amplifier. (3) - c) With the help of a neat circuit diagram, derive the equation for the output voltage (8) of an Instrumentation amplifier. - 3 a) With the help of a circuit diagram, derive the equation for Input differential (4) resistance of a differential amplifier. - b) Explain the openloop configurations and voltage transfer curve of an ideal opamp. (3) - c) Explain the following properties of a practical opamp (i) Bandwidth (ii) Slew rate (8) (iii) Input offset voltage (iv) Input offset current #### PART B # Answer any two full questions, each carries 15 marks. - 4 a) With the help of circuit diagram and relevant equations, explain the disadvantages (4) of a differentiator. How are the disadvantages removed in a practical differentiator? - b) With the help of circuit diagrams and graphs, explain the working of a Full wave (3) Precision rectifier. - c) Design a Schmitt Trigger with hysteresis width, $V_H = 2V$ . Assume $\pm V_{sat} = \pm 14V$ . (4) - d) Design a second order Butterworth Low Pass Filter with $f_H$ = 2KHz (4) - 5 a) With the help of a circuit diagram, derive the equation for load current $I_{L}$ , for a V to I converter with grounded load. - b) Derive the equation for frequency of oscillation $(f_0)$ of a Wein Bridge oscillator. (6) Design a Wein Bridge oscillator for $f_0 = 1$ KHz. - c) Derive the equation for the transfer function of a first order wide Band Pass filter. (6) Design a first order wide bandpass filter with $f_H= 2KHz$ and $f_L= 500~Hz$ - 6 a) Draw the circuit of a log amplifier with temperature compensation and derive the equation for its output voltage. (7) - b) Derive the equation for frequency of oscillation for a square-triangular waveform (8) generator. #### PART C # Answer any two full questions, each carries 20 marks. - 7 a) With the help of circuit diagram, internal functional diagram and relevant graphs, (10) explain the working of a Monostable Multivibrator using IC555. - b) With the help of a circuit diagram and truth table, explain the working of a Flash (10) type ADC. - 8 a) With the help of circuit diagram and internal diagram, explain the working of a (10) Low Voltage Regulator using IC723. - b) With the help of a circuit diagram explain the working of a Dual slope ADC. (10) - 9 a) With the help of block diagram explain the working of PLL. Explain any two (10) applications of PLL. - b) The basic step of a 9bit DAC is 10mV. If 000000000 represents 0V, what output is produced if the input is 110011001? - c) Define the following terms with respect to DAC (i)Resolution (ii)Linearity (iii) (5) Full scale output voltage (iv) LSB (v)MSB \*\*\*\* 02000EC204052004 $\mathbf{C}$ Pages: 2 | Reg No.: | Name: | |----------|-------| | | | #### APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY Fourth semester B.Tech examinations (S), September 2020 #### **Course Code: EC204** #### Course Name: ANALOG INTEGRATED CIRCUITS (AE, EC) **Duration: 3 Hours** # Max. Marks: 100 **PART A** Marks Answer any two full questions, each carries 15 marks. a) How a constant current bias circuit can be used to improve the CMRR of a (7) differential amplifier? (8) b) Define slew rate. What causes slew rate? Derive the equation for maximum input frequency at which an undistorted signal is obtained in terms of slew rate? 2 a) Explain with suitable diagram how voltage shunt feedback is implemented in op-(12)amp based circuits and derive the following characteristics (i) Closed loop voltage gain (ii)Input resistance, (iii) Output resistance (iv)Bandwidth b) A 741C op-amp is used as an inverting amplifier with a gain of 50. The voltage (3) gain vs frequency curve of 741C is flat upto 20kHz. What maximum peak to peak input signal can be applied without distorting the output. a) List and explain the function of all the basic building blocks of an op-amp. (8) b) What is the principle of operation of Wilson current mirror and its advantages? (7) Deduce the expression for its output current. PART B Answer any two full questions, each carries 15 marks. Design a second order Butterworth low-pass filter with an upper cutoff frequency (7) of 1kHz. b) Explain the working of an inverting Schmitt trigger and draw its transfer (8) characteristics. 5 a) Draw the circuit of a temperature compensated logarithmic amplifier and show (7)that it provides temperature independent logarithmic output. b) Draw and explain the working of a practical differentiator and analyze its (8) frequency response. # 02000EC204052004 | 6 | a) | Derive the frequency of oscillation of an RC phase shift oscillator using op-amp. | (8) | |---|----|-------------------------------------------------------------------------------------|-----| | | | Also explain its working with suitable diagram. | | | | b) | Explain how a free running square wave form can be obtained using op-amps. | (7) | | | | PART C Answer any two full questions, each carries 20 marks. | | | 7 | a) | Explain how a monostable multivibrator can be implemented with 555 IC with | (8) | | | , | relevant waveforms and functional diagram. Derive an expression for pulse | ` / | | | | width. | | | | b) | Give the block diagram of IC566 VCO and explain its operation. | (6) | | | c) | Discuss in detail any two applications of PLL. | (6) | | 8 | a) | Why is a current foldback protection circuit used in regulators? Explain with | (8) | | | | suitable diagrams. | | | | b) | Illustrate the principle of operation of PLL with its capture range and lock range. | (7) | | | c) | Explain the working of successive approximation ADC. | (5) | | 9 | a) | With a neat circuit diagram explain the working of a weighted resistor D/A | (7) | | | | converter. Discuss how digital signal is converted into analog signal in a | | | | | weighted resistor DAC. | | | | b) | With a functional diagram, explain the principle of operation of Dual slope ADC. | (8) | | | c) | Draw the circuit of a Schmitt trigger using 555 timer and explain its operation. | (5) | | | | | | \*\*\*